Clock Latency contain following two parts:
- Network Latency: net delay from clock port to flip-flop clock pin in the design.
- Source Latency: delay from clock source to design clock port.
工作-生活-记录
Clock Latency contain following two parts:
http://www.mydigit.cn/mydisktest.htm
优盘检测软件,
现在奸商一堆,就连可爱的calf也中招了,所以大家还是多个心眼,买到U盘后检测一下。
Feature of ideal clock:
For ideal network feature: http://vlsi-concept.blogspot.com/2008/12/ideal-network-feature.html
Continue reading “Ideal Clock Feature”
概览
==, !=, >, < , >=, < =, =~, !~ 解释
== 等于
!= 不等于
> 大于
< 小于
>= 大于等于
< = 小于等于
=~ 匹配
!~ 不匹配
Continue reading “filter_collection 可以使用的操作符”
The "-t" extension invokes DC shell in Tcl-mode, which is the
recommended mode, and by default, also XG mode, which is also
recommended. Design Vision is ONLY available in TCL mode, hence no
"-t" extension is needed, and it also comes up in XG mode by default.
Continue reading “difference between dc_shell and dc_shell-t”
在没有物理信息的时候,使用Wire load Model(WLM)模型可以算到net的电容,电阻等数据。所以在DC中会使用WLM模型。
Topographical technology enables you to accurately predict post-layout timing, area, and power during RTL synthesis without the need for wireload model-based timing approximations. It uses Synopsys’ placement and optimization technologies to drive accurate timing prediction within synthesis, ensuring better correlation to the final physical design.
Continue reading “Design Compiler Topographical Technology”
Synopsys Implementation Tool Guide
Design Compiler – Logic synthesis
Design Compiler Topographical — DCT(new feature)
Physical Compiler – Physical synthesis
JupiterXT – Floorplanning
Astro – Place and Route for designs down to 65nm design rules
IC Compiler – Next generation Place & Route
Continue reading “Synopsys Implementation Tool Guide”